# University of California Santa Cruz Department of Computer Engineering

Lab Experiment Report # 6
Timing Game

Author: Kyle Jeffrey Lab Partner: NA Due Date: 3/3/19

# **Objective**

Using a state machine, implement a top level module that could use two infrared sensors to count the number of times a slug passes through them from left to right or right to left.

#### **State Machine:**

The state machine served as the brains for the entire game. Giving it several inputs, it routed through different states providing output variables at correct times. The signals TurkeyCountUp, TurkeyCountDown, and TimeCount, told separate counters to count up, down, and start keeping time respectively.

#### Method:

An altered state Machine derivation process was used because of one-hot encoding style flip flop management. There was no need to make a state transition table and derive logic though K-Maps. Starting the same way though, a state diagram was drawn out, and every input arrow was Next State Logic for each state.

#### States:

- <u>IDLE:</u> The machine sat here until either the left or right sensor was blocked. The state machine is initialized here.
- Right Start: The right sensor is blocked, meaning it's trying to go from right to left. Time Count starts.
- Right Both Blocked: Having started from the right, both sensors are now blocked, Time Count is true.
- Right End: The left sensor is now blocked having started from the right side. If the object then activates no sensors, it means it's passed through to IDLE and the Turkey Count goes Up.
- <u>Left Start:</u> The left sensor is blocked coming from IDLE, meaning the object is trying to go from left to right. Time Count starts.
- <u>Left Both Blocked:</u> Having started from the left, both sensors are now blocked. Time Count is still true.
- <u>Left End:</u> Having started from the left, the right sensor is now blocked, and the object is about to fully pass through to score a point. After this state, if there are then no sensors blocked, Turkey Count goes Down and goes to IDLE state.

# Results:





From this, the input and output logic of the states were derived. With one-hot encoding this became very simple:

# Next State Logic:

$$\begin{array}{lll} - & D_{\mathsf{IDLE}} &= \mathsf{\sim} \mathsf{LSB}^{\bullet} \; \mathsf{\sim} \mathsf{RSB}(\; \mathsf{Q}_{\mathsf{IDLE}} + \mathsf{Q}_{\mathsf{Right} \, \mathsf{End}} + \mathsf{Q}_{\mathsf{Left} \, \mathsf{End}}) \\ \\ - & D_{\mathsf{Right} \, \mathsf{Start}} &= \mathsf{\sim} \mathsf{LSB}^{\bullet} \; \; \mathsf{RSB}(\; \mathsf{Q}_{\mathsf{IDLE}} + \mathsf{Q}_{\mathsf{Right} \, \mathsf{Start}} + \mathsf{Q}_{\mathsf{Right} \, \mathsf{Both} \, \mathsf{Blocked}}) \\ \\ - & D_{\mathsf{Right} \, \mathsf{Both} \, \mathsf{Blocked}} &= \; \mathsf{LSB}^{\bullet} \; \; \mathsf{RSB}(\; \mathsf{Q}_{\mathsf{Right} \, \mathsf{Start}} + \mathsf{Q}_{\mathsf{Right} \, \mathsf{Both} \, \mathsf{Blocked}} + \mathsf{Q}_{\mathsf{Right} \, \mathsf{End}}) \\ \\ - & D_{\mathsf{Left} \, \mathsf{Start}} &= \; \mathsf{LSB}^{\bullet} \; \; \mathsf{\sim} \mathsf{RSB}(\; \mathsf{Q}_{\mathsf{Right} \, \mathsf{Both} \, \mathsf{Blocked}} + \mathsf{Q}_{\mathsf{Left} \, \mathsf{Both} \, \mathsf{Blocked}}) \\ \\ - & D_{\mathsf{Left} \, \mathsf{Start}} &= \; \mathsf{LSB}^{\bullet} \; \; \mathsf{RSB}(\; \mathsf{Q}_{\mathsf{Left} \, \mathsf{Start}} + \mathsf{Q}_{\mathsf{Left} \, \mathsf{Both} \, \mathsf{Blocked}} + \mathsf{Q}_{\mathsf{Left} \, \mathsf{End}}) \\ \\ - & D_{\mathsf{Left} \, \mathsf{Both} \, \mathsf{Blocked}} &= \; \mathsf{LSB}^{\bullet} \; \; \mathsf{RSB}(\; \mathsf{Q}_{\mathsf{Left} \, \mathsf{Both} \, \mathsf{Blocked}} + \mathsf{Q}_{\mathsf{Left} \, \mathsf{End}}) \\ \\ \end{array}$$

### Outputs:

- Time Count = ~Q<sub>IDLE</sub>
   TurkeyCount Up = Q<sub>Right End</sub> ~LSB ~RSB
- TurkeyCount Down = Q<sub>Left End</sub> " ~LSB" ~RSB

# **Turkey Counter:**

The turkey counter kept the score of the turkeys passing from right to left and left to right. It receives up and down inputs from the state machine to count. The counter is treated as a two's complement system with 8-bits, the 8th bit being a sign bit.

#### Method:

The 16-bit counter used from a previous lab was modified to only 8-bits and took in up and down inputs but no Load logic.

#### **RESULTS:**



Simulation: The turkey count just needed to operate like a normal counter. Simulating involved providing up and down signals to assure the counter operated correctly.

#### **Time Counter:**

The Time Counter only went up to 0xF, and kept track of how many seconds the turkey was in the sensors without fully crossing from one side to the other.

#### Method:

The design for the counter was grabbed from one of the previous labs that had up, down, and load inputs. The up input was connected to the qsec output from the Lab6\_clks module AND'd with TimeCount from the state machine. Load and down were hard coded to zero. The reset for the counter was bound to NOT TimeCount so that any time we didn't want to count, the clock would constantly be resetting. The counter counted every quarter second, so the 3rd bit and up were set to the output to get seconds.

#### Results:



ERROR: Interesting error within my counter was not setting the down and load control to 0 would break the entire counter.

# **Two's Complement Converter:**

The converter turned the two's complement output from the turkey counter back to a displayable positive version of the negative numbers.

#### Method:

To go from a negative to a positive number and vice versa in two's complement, the number should be bitwise NOT'ed and then add 1. The data was inputted to a custom adder that NOT'd the input and added 1, and the output of that was attached to a 2\_1x8 mux that had the unaffected data as the other input. The sign bit would then select which logic to use.

# Results:



# Two's Compliment Converter



#### **Display Logic:**

The display logic was controlled at the top level module and didn't have a discreet module. It controlled turning the Anode's for the hex displays on and off and converting the Time Counter and Turkey Counter to readable hex digits on the 4 Hex displays.

#### Method:

Usually, when displaying to the four hex digits, the ring counter is directly connected to the selector which outputs 4 bits to the hex logic that'll display a 4 bit number. The issue here was that the hex logic contains no logic for displaying a minus sign. To avoid needing to repurpose the hex display logic, a 2\_1x8 bit mux was used to either display the minus sign or the regular outputs from the selector. When the ring counter for the third bit was true, the minus sign logic was display, which was the hard coded segment values for displaying a minus sign.

#### Results:



<u>Seg Display Logic</u>: The segment logic here is a slightly modified version of the normal selector/ring counter display logic, but instead of only using outputs from just the selector, I hard coded the value for the minus sign to be displayed when the ring counter was active low

for the third hex display (H[2]). Ostensibly, all this does is include a minus sign for the display logic for the third hex display, while all other segment values come from the selector.



Active low logic was emitted to make reading easier. MISTAKE: The bottom AND should have output an[2]

Anode Logic: The anode logic here is a slightly modified version of typical anode behavior. The ring counter still controls activating all of the displays, but at certain points we want to hide the displays. The count clock doesn't want to be displayed until the clock actually starts counting which is conveniently provided by the state machine. The negative sign is hardcoded in and doesn't want to be displayed unless the number is negative. This signal is the sign bit from the two's complement version of the score.

Simulation: To test proper function, I just needed to make sure that the minus sign always came through while the ring counter was activating the third hex display. The anode logic just needed to deactivate the third anode if the number was negative and if no sensors were blocked, the fourth anode should be deactivated.

# **Sensor Inputs:**

The pushbuttons were ran through flip flops to synchronize them.

#### Method:

Using two flipflops, store input the values from the pushbuttons, and then invert the outputs to express the active low value of the logic. Connect these outputs to LED 15 and LED 9.

#### Results:



# **Top Level Design:**

The top level connects everything together. The state machine is the heart of the entire circuit implementation, and almost all of the logic is either feeding the state machine signals or receiving signals from the state machine. The state machine cycles through 7 states providing the outputs for specified amounts of time and values.

# Method:

The full assembly began with the state machine and the front end logic. Making sure the correct signals were getting sent to the state machine was most important to me.

#### Results:



NOTE: The diagram excludes the notion of active low signals for the display logic for ease of schematic flow.

Kyle Jeffrey Prof Schlag CE 100 2/21/18 12

# Conclusion

This lab continued the use of state machine logic. I learned new ways to implement the ring counter and hex display logic and how to manually add values in. I definitely could've simplified the logic for the display though. Rather than using a mux and swapping between the two logics for the seg display, I could've adjusted the hex display to print a digit differently if negative. Containing the logic inside of the hex module would've simplified the entire display section of the logic.













```
module turkeyCounter(
   input up, down, clk, reset,

  output [7:0] Q,
  output TC
);

wire [15:0] iQ;

assign Q = iQ[7:0];

countUD16L turkeyCount(.clk(clk), .up(up), .down(down), .reset(reset), .outQ(iQ),
.loadControl(1'b0));

assign TC = ~|{Q[7:0]};
endmodule
```

```
module stateMachine(
    input LSB, RSB, clk, reset, //Left Sensor Blocked, Right Sensor Blocked
   output TCU, TCD, TC
                                     // Turkey Count Up, Turkey Count Down, Time Coun
   );
   wire [6:0] D, Q;
   assign D[0] = (\sim LSB \& \sim RSB) \& (Q[0] | Q[1] | Q[3] | Q[6] | Q[4]);
   //Right to left path
   assign D[1] = (\sim LSB \& RSB) \& (Q[0] | Q[1] | Q[2]);
   assign D[2] = (LSB \& RSB) \& (Q[1] | Q[2] | Q[3]);
    assign D[3] = (LSB \& \sim RSB) \& (Q[2] | Q[3]);
   //Left to Right path
   assign D[4] = (LSB \& \sim RSB) \& (Q[0] | Q[4] | Q[5]);
   assign D[5] = (LSB \& RSB) \& (Q[4] | Q[5] | Q[6]);
    assign D[6] = (\sim LSB \& RSB) \& (Q[5] | Q[6]);
   FDRE \#(.INIT(1'b1)) Idle (.C(clk), .R(reset), .CE(1'b1), .D(D[0]),
.Q(Q[0]));
    FDRE #(.INIT(1'b0) ) States[6:1] (.C(clk), .R(reset), .CE(1'b1), .D(D[6:1]),
.Q(Q[6:1]));
   //outputs
   assign TCU = Q[3] \& \sim LSB \& \sim RSB;
   assign TCD = Q[6] & ~LSB & ~RSB;
   assign TC = |\{Q[6:1]\}|;
endmodule
```

```
module sensorInput(
    input clk, btnL, btnR,
    output leftSensorblocked, rightSensorblocked
    );

    FDRE #(.INIT(1'b0) ) leftSensor (.C(clk), .R(reset), .CE(1'b1), .D(btnL),
    .Q(leftSensorblocked));
    FDRE #(.INIT(1'b0) ) rightSensor (.C(clk), .R(reset), .CE(1'b1), .D(btnR),
    .Q(rightSensorblocked));
```

endmodule

```
module topModule(
   input btnL, btnR, btnU, clkin,
   output [6:0] seq,
   output ledL, ledR,
   output [3:0] an
   );
   wire scoreUp, scoreDown, countTime, scoreZero, clk, qsec, digsel, leftSensor,
rightSensor;
   wire [7:0] scoreQ, displayQ;
   wire [3:0] seconds;
   sensorInput sensors(.clk(clk), .btnL(btnL), .btnR(btnR),
.leftSensorblocked(leftSensor), .rightSensorblocked(rightSensor));
   assign ledL = ~leftSensor;
   assign ledR = ~rightSensor;
   stateMachine states(.LSB(leftSensor), .RSB(rightSensor), .clk(clk), .reset(1'b0),
.TCU(scoreUp), .TCD(scoreDown), .TC(countTime));
   turkeyCounter score(.clk(clk), .up(scoreUp), .down(scoreDown), .reset(1'b0),
.Q(scoreQ), .TC(scoreZero));
   timeCounter timer(.clk(clk), .CE(countTime & qsec), .timeSecs(seconds),
.reset(~countTime));
   twosComplimentConverter converter(.D(scoreQ), .Q(displayQ),
.negative(scoreQ[7])); // bit 8 of score is sign bit
   lab6 clks lab6Clcks(.clkin(clkin), .clk(clk), .greset(btnU), .digsel(digsel),
.qsec(qsec));
   //DISPLAY LOGIC
   wire [3:0] H, selQ;
   wire [6:0] p, negSign;
   assign negSign = \{1'b1,1'b0,1'b0,1'b0,1'b0,1'b0,1'b0\};
   ringCounter ringCounter0(.clk(clk), .advance(digsel), .outQ(H));
```

```
Selector selector0(.N({seconds, 4'b0000 , {1'b0, displayQ[6:0]} }), .sel(H),
.H(selQ));

hex7seg hexDisplays(.n(selQ), .e(1'b1), .seg(p));

m2_1x8 minusDisplay(.in0(p) ,.in1(negSign), .sel(H[2]), .o(seg));

assign an[3] = ~ (H[3] & countTime);
assign an[2] = ~ (H[2]& scoreQ[7]);
assign an[1:0] = ~ H[1:0];
```

endmodule

```
module twosComplimentConverter(
   input [7:0] D,
   input negative,
   output [7:0] Q
   );

wire [7:0] negQ;

//BITWISE NOT AND ADD 1
   mux_Adder8bit add1(.b(~D), .d(negQ));

m2_1x8 convert(.in0(D), .in1(negQ), .sel(negative), .o(Q));
```

endmodule

endmodule





**Scanned with CamScanner** 



Scanned with CamScanner





**Scanned with CamScanner** 



